Synthesis Report - Brent kung Adder

```
Release 14.7 - xst P.20131013 (nt64)
  Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
  --> Parameter TMPDIR set to xst/projnav.tmp
  Total REAL time to Xst completion: 1.00 secs
  Total CPU time to Xst completion: 0.22 secs
  --> Parameter xsthdpdir set to xst
  Total REAL time to Xst completion: 1.00 secs
  Total CPU time to Xst completion: 0.22 secs
  --> Reading design: brentkung.prj
  TABLE OF CONTENTS
      1) Synthesis Options Summary
       2) HDL Parsing
       3) HDL Elaboration
       4) HDL Synthesis
               4.1) HDL Synthesis Report
       5) Advanced HDL Synthesis
                5.1) Advanced HDL Synthesis Report
       6) Low Level Synthesis
       7) Partition Report
       8) Design Summary
                8.1) Primitive and Black Box Usage
                 8.2) Device utilization summary
                  8.3) Partition Resource Summary
                  8.4) Timing Report
                             8.4.1) Clock Information
                             8.4.2) Asynchronous Control Signals Information
                            8.4.3) Timing Summary
                             8.4.4) Timing Details
                             8.4.5) Cross Clock Domains Report
  ______
           Synthesis Options Summary
  ______
  ---- Source Parameters
  Input File Name : "brentkung.prj"
  Ignore Synthesis Constraint File : NO
  ---- Target Parameters
  Output File Name
                                                                           : "brentkung"
  Output Format
                                                                              : NGC
  Target Device
                                                                              : xc7a100t-3-csq324
---- Source Options

Top Module Name : brentkung

Automatic FSM Extraction : YES

FSM Encoding Algorithm : Auto

Safe Implementation : No

FSM Style : LUT

RAM Extraction : Yes

RAM Style : Auto

ROM Extraction : Yes

The Control of the Control o
  Shift Register Extraction : YES
```

: Auto

ROM Style

Resource Sharing : YES Asynchronous To Synchronous : NO Shift Register Minimum Size : 2 Use DSP Block : Auto Automatic Register Balancing : No ---- Target Options : Auto LUT Combining Reduce Control Sets : Auto : YES Add IO Buffers Global Maximum Fanout : 100000 Add Generic Clock Buffer(BUFG) : 32 Register Duplication Optimize Instantiated Primitives : NO Use Synchronous Set
Use Synchron : Auto Use Synchronous Set : Auto
Use Synchronous Reset : Auto
Pack IO Registers into IOBs : Auto Equivalent register Removal : YES ---- General Options : Speed Optimization Goal Optimization Effort : 1 Power Reduction : NO Keep Hierarchy : No Netlist Hierarchy : As Optimized : Yes RTL Output : AllClockNets Global Optimization : YES Read Cores Write Timing Constraints : NO
Cross Clock Analysis : NO
Hierarchy Separator : / Hierarchy Separator Bus Delimiter : <> Case Specifier : Maintain Slice Utilization Ratio : 100

RRAM Utilization Patio : 100 : 100 BRAM Utilization Ratio DSP48 Utilization Ratio : 100
Auto BRAM Packing : NO Slice Utilization Ratio Delta : 5 \_\_\_\_\_\_ \_\_\_\_\_\_ \* HDL Parsing \_\_\_\_\_\_ Analyzing Verilog file "D:\quartuslite\brentkung\brentkung.v" into library work Parsing module <AND>. Parsing module <XOR>. Parsing module <aplusbc>. Parsing module <br/> <br/>brentkung>. \_\_\_\_\_\_ HDL Elaboration \_\_\_\_\_\_

Elaborating module <br/> <br/>brentkung>.

Elaborating module <AND>.

Elaborating module <XOR>.

```
Elaborating module <aplusbc>.
______
               HDL Synthesis
______
Synthesizing Unit <brentkung>.
  Related source file is "D:\quartuslite\brentkung\brentkung.v".
  Summary:
Unit <br/>brentkung> synthesized.
Synthesizing Unit <AND>.
  Related source file is "D:\quartuslite\brentkung\brentkung.v".
  Summary:
    no macro.
Unit <AND> synthesized.
Synthesizing Unit <XOR>.
  Related source file is "D:\quartuslite\brentkung\brentkung.v".
  Summary:
Unit <XOR> synthesized.
Synthesizing Unit <aplusbc>.
  Related source file is "D:\quartuslite\brentkung\brentkung.v".
  Summary:
    no macro.
Unit <aplusbc> synthesized.
______
HDL Synthesis Report
Macro Statistics
# Xors
                               : 17
1-bit xor2
                               : 16
16-bit xor2
______
______
             Advanced HDL Synthesis
______
______
Advanced HDL Synthesis Report
Macro Statistics
# Xors
                               : 17
1-bit xor2
                               : 16
16-bit xor2
______
______
              Low Level Synthesis
______
Optimizing unit <brentkung> ...
```

Mapping all equations...

Building and optimizing final netlist ... Found area constraint ratio of 100 (+ 5) on block brentkung, actual ratio is 0. Final Macro Processing ... \_\_\_\_\_\_ Final Register Report Found no macro \_\_\_\_\_\_ \_\_\_\_\_\_ Partition Report \_\_\_\_\_ Partition Implementation Status No Partitions were found in this design. \_\_\_\_\_\_ Design Summary \_\_\_\_\_ Top Level Output File Name : brentkung.ngc Primitive and Black Box Usage: : 24 # BELS # LUT3 # LUT5 : 8 : 16 π IBUF # ^~ # IO Buffers : 50 : 33 : 17 Device utilization summary: -----Selected Device : 7a100tcsg324-3 Slice Logic Utilization: 24 out of 63400 0% Number of Slice LUTs: 24 out of 63400 0% Number used as Logic: Slice Logic Distribution: Number of LUT Flip Flop pairs used: 24 Number with an unused Flip Flop: 24 out of 24 100% Number with an unused LUT: 0 out of 24 0% Number of fully used LUT-FF pairs: 0 out of 24 0% Number of unique control sets: IO Utilization: Number of IOs: 5.0 50 out of 210 23% Number of bonded IOBs:

Specific Feature Utilization:

\_\_\_\_\_\_

No Partitions were found in this design.

-----

\_\_\_\_\_\_

Timing Report

NOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.

FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT

GENERATED AFTER PLACE-and-ROUTE.

Clock Information:

\_\_\_\_\_

No clock signals found in this design

Asynchronous Control Signals Information:

\_\_\_\_\_

No asynchronous control signals found in this design

Timing Summary:

-----

Speed Grade: -3

Minimum period: No path found

Minimum input arrival time before clock: No path found

Maximum output required time after clock: No path found

Maximum combinational path delay: 4.215ns

Timing Details:

-----

All values displayed in nanoseconds (ns)

\_\_\_\_\_\_

Timing constraint: Default path analysis

Total number of paths / destination ports: 321 / 17

-----

Delay: 4.215ns (Levels of Logic = 10)

Source: a<1> (PAD)
Destination: sum<15> (PAD)

Data Path: a<1> to sum<15>

| Cell:in->out                                                                                                              | fanout                                    | Gate<br>Delay                                                        | Net<br>Delay                                                         | Logical Name (Net Name)                                                                                                                                                             |
|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IBUF:I->O<br>LUT5:I0->O<br>LUT5:I4->O<br>LUT5:I3->O<br>LUT5:I3->O<br>LUT5:I3->O<br>LUT5:I4->O<br>LUT5:I3->O<br>LUT5:I3->O | 2<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3 | 0.001<br>0.097<br>0.097<br>0.097<br>0.097<br>0.097<br>0.097<br>0.097 | 0.688<br>0.305<br>0.389<br>0.305<br>0.389<br>0.305<br>0.389<br>0.389 | a_1_IBUF (a_1_IBUF) carry<2>1 (carry<2>) carry<4> (carry<4>) carry<6>1 (carry<6>) carry<8> (carry<8>) carry<10>1 (carry<10>) carry<12> (carry<12>) cout11 (cout1) cout2 (cout_OBUF) |
| OBUF: I->O                                                                                                                |                                           | 0.000                                                                |                                                                      | cout_OBUF (cout)                                                                                                                                                                    |

Total 4.215ns (0.777ns logic, 3.439ns route) (18.4% logic, 81.6% route)

\_\_\_\_\_\_

## Cross Clock Domains Report:

-----

\_\_\_\_\_\_

Total REAL time to Xst completion: 11.00 secs Total CPU time to Xst completion: 11.00 secs

-->

Total memory usage is 4617988 kilobytes

Number of errors : 0 ( 0 filtered)
Number of warnings : 0 ( 0 filtered)
Number of infos : 0 ( 0 filtered)